

# USB Audio Controller & Line-in Interface With Class-D Power Amplifier and Headphone Driver

### Features

- Compliant with USB Specification v1.1, and USB 2.0 full speed
- Compliant with USB 3.0 super speed operation
- Embedded high efficiency, high performance class-D stereo amplifier
- Embedded headphone driver
- Loudspeaker PSNR & DR (A-weighting, I<sup>2</sup>S input)

88dB (PSNR), 91dB (DR) with bead filter@80hm

Headphone PSNR & DR (A-weighting, I<sup>2</sup>S input)

91dB (PSNR), 91dB (DR) with @32ohm

- Embedded stereo ADC with microphone boost
- Embedded Power-On-Reset circuit
- Support I<sup>2</sup>S input (master and slave mode) and I<sup>2</sup>S output interface (master mode)
- +6dB gain enhancement (Theater function)
- Support sampling frequency 44.1/48KHz for playback and recording
- Pin to set recording source from internal ADC or external ADC
- Pin to set speaker or headphone mode
- Support microphone and line-in function switching
- Support volume/mute control with external button
- LED indicator function for playback, mute and recording mute
- Support 3D surround sound
- Support microphone bias
- Support digital microphone interface for recording
- Power Clipping function for speaker protection
- External EEPROM interface for vendor specific and hardware configuration via I<sup>2</sup>C
- I<sup>2</sup>S input port allows AD62553 to receive ESMT's high performance ADC (i.e. AD12250)
- I<sup>2</sup>S output port allows AD62553 to control ESMT's high performance audio devices (i.e. AD82586/AD83586/AD82581)
- PWM output port to drive ESMT's high performance PWM class-D audio device (i.e. AD9258)

- Loudspeaker output power with external power
  2.1W x2CH into 4Ω@10% THD+N
  1.4W x2CH into 8Ω@10% THD+N
- Efficiency with bead filter
  75% for 8Ω load @ Po = 1.4W x 2CH
  70% for 4Ω load @ Po = 2.1W x 2CH
- Built-in 5V to 3.3V regulator for internal device operation
- Anti-pop design
- Over-temperature protection
- Under-voltage shutdown
- Short-circuit detection
- Single 12 MHz crystal input
- 3.3V operation with 5V tolerate I/O
- Supports Windows Me/2000/XP/Vista/7, Linux and Mac OS
- Integration circuit quality meet Win7 and Win8 Hardware Logo requirement
- 64-pin LQFP (7mmx7mm) package

### **Description**

AD62553 is a highly integrated USB single chip for Stereo/Mono speaker or headphone. Many useful features are programmable with pins or I<sup>2</sup>C control. When using the power supplied from the USB port (USB 3.0), AD62553 can drive a pair of up to 2.1W into 40hm speakers due to the built-in, high efficiency and high performance class-D amplifiers. The device also has an I<sup>2</sup>S input port and I<sup>2</sup>S output port interface. The I<sup>2</sup>S input port allows other external audio sources to use the class-D amplifier to share the speakers. The I<sup>2</sup>S output port allows other high performance or high output power requirement audio device (i.e. AD82586/AD83586/AD82587).

Elite Semiconductor Memory Technology Inc.

## **Functional Block Diagram**



### Order Informaton

| Product ID      | Package              | Packing / MPQ                                                        | Comments |
|-----------------|----------------------|----------------------------------------------------------------------|----------|
| AD62553-LH64NAY | LQFP-64L<br>(7x7 mm) | 2.5K Units / Small Box<br>(250 Units / Tray, 10 Trays /<br>Small Box | Green    |

### Available Package

| Package Type | Device No. | <i>θ</i> <sub>ja</sub> (℃/₩) | Ψ <sub>jt</sub> (°C/W) | θ jt(℃/₩) | Exposed Thermal Pad |
|--------------|------------|------------------------------|------------------------|-----------|---------------------|
| LQFP-64L     | AD62553    | 27.4                         | 1.33                   | 6.0       | Yes (Note1)         |

Note 1.1: The thermal pad is located at the bottom of the package. To optimize thermal performance, soldering the thermal pad to the PCB's ground plane is suggested.

- Note 1.2:  $\mathcal{P}_{ja}$  is measured on a room temperature ( $T_A=25\mathcal{C}$ ), natural convection environment test board, which is constructed with a thermally efficient, 4-layers PCB (2S2P). The measurement is tested using the JEDEC51-5 thermal measurement standard.
- Note 1.3:  $\theta_{jt}$  represents the heat resistance for the heat flow between the chip and the package's top surface.
- Note 1.4:  $\Psi_{jt}$  represents the heat resistance for the heat flow between the chip and the package's top surface center.

### Marking Information





#### Pin Assignment



#### **Pin Description**

| Pin | Name    | Туре | Description               | Characteristics                                         |
|-----|---------|------|---------------------------|---------------------------------------------------------|
| 1   | XI      | I    | Crystal input             | With internal 1Mohm resistor connected to the pin of XO |
| 2   | XO      | 0    | Crystal output            |                                                         |
| 3   | THEATER | I    | Theater mode, high active | 5V tolerant Schmitt trigger TTL input buffer            |
| 4   | GNDR    | Р    | Ground for right channel  |                                                         |
| 5   | RA      | 0    | Right channel output+     |                                                         |
| 6   | RB      | 0    | Right channel output-     |                                                         |
| 7   | VDDR    | Р    | Supply for right channel  |                                                         |
| 8   | VDDL    | Р    | Supply for left channel   |                                                         |
| 9   | LB      | 0    | Left channel output-      |                                                         |
| 10  | LA      | 0    | Left channel output+      |                                                         |
| 11  | GNDL    | Р    | Ground for left channel   |                                                         |

Elite Semiconductor Memory Technology Inc.

Publication Date: Mar. 2015 Revision: 1.1 4/37



| 12 | HPR       | 0   | Headphone right channel output                   |                                                |
|----|-----------|-----|--------------------------------------------------|------------------------------------------------|
|    |           |     | Headphone common-mode voltage                    |                                                |
| 13 | HPVCM     | 0   | decoupling pin                                   |                                                |
| 14 | AGND2     | Р   | Headphone ground                                 |                                                |
| 15 | AVDD2     | 0   | Headphone 5V supply                              |                                                |
| 16 | HPL       | 0   | Headphone left channel output                    |                                                |
|    |           |     | 0: Speaker mode + I2S output mode                |                                                |
| 17 | HP_SPKN   | I   | 1: Headphone mode                                | 3.3V tolerant Schmitt trigger TTL input buffer |
| 18 | SndEnN    | I   | Surround enable, low active                      | With internal 100kohm pull-up resistor         |
| 19 | MUTEBRN   | I   | Recording mute, low active                       | With internal 100kohm pull-up resistor         |
| 20 |           |     | Power-down and mute of Class D, low              | 1489 Sterrel 400kelve pull up register         |
| 20 | MUTEBMN   | I   | active                                           | With Internal 100konm pull-up resistor         |
| 21 | VOLUPN    | I   | Volume up, low active                            | With internal 100kohm pull-up resistor         |
| 22 | VOLDNN    | I   | Volume down, low active                          | With internal 100kohm pull-up resistor         |
|    |           |     | 0 : Output depend HP_SPKN setting                |                                                |
| 23 | MODE      | I   | 1: Both of speaker & headphone output            | With internal 100kohm pull-up resistor         |
|    |           |     | simultaneously                                   |                                                |
| 24 | DMIC_DATA | I   | Data input to AD3150                             | 3.3V tolerant Schmitt trigger TTL input buffer |
| 25 | DMIC_CLK  | 0   | Clock output to AD3150                           |                                                |
| 26 |           |     | 0:AD82581                                        |                                                |
| 20 | SELU      |     | 1:AD82586/AD83586                                |                                                |
| 27 |           |     | 0: internal ADC                                  |                                                |
| 21 | JELI      | I   | 1: external ADC                                  |                                                |
|    |           |     | SEL1 : $0 \rightarrow 1$ : ADC as Microphone; 0: |                                                |
| 28 |           |     | ADC as Line-in                                   |                                                |
| 20 | JELZ      |     | SEL1 : 1 $\rightarrow$ 1 : Use DMIC ; 0: Use     |                                                |
|    |           |     | AD12250                                          |                                                |
| 20 | 901       |     | I <sup>2</sup> C's SCL, with a 4.7kohm pull high |                                                |
| 23 | 001       | 1/0 | (this pin floating is prohibited)                |                                                |
| 30 | SUV       | 1/0 | I <sup>2</sup> C's SDA, with a 4.7kohm pull high |                                                |
| 50 |           | "0  | (this pin floating is prohibited)                |                                                |
| 31 | N.C.      |     | Not connected                                    |                                                |
| 32 | N.C.      |     | Not connected                                    |                                                |
| 33 | N.C.      |     | Not connected                                    |                                                |
| 34 | N.C.      |     | Not connected                                    |                                                |

Elite Semiconductor Memory Technology Inc.



| 35 | N.C.      |                                  | Not connected                              |                                        |
|----|-----------|----------------------------------|--------------------------------------------|----------------------------------------|
|    |           | Microphone right channel voltage |                                            |                                        |
| 30 |           |                                  | supply (3mA)                               |                                        |
| 37 | AINR      | I                                | Analog signal right channel                |                                        |
| 38 | VREF      | 0                                | Reference voltage                          |                                        |
| 39 | AVDD      | Р                                | ADC's 3.3V supply                          |                                        |
| 40 | AGND      | Р                                | ADC's Ground                               |                                        |
| 41 |           | 0                                | ADC common mode voltage                    |                                        |
| 41 | 41 ADCVCM |                                  | decoupling pin                             |                                        |
| 42 | AINL      | Ι                                | Analog signal left channel                 |                                        |
| 13 | MICRI     | 0                                | Microphone Left channel voltage            |                                        |
| 43 | WIICBL    | 0                                | supply (3mA)                               |                                        |
| 44 | LED0      | 0                                | LED indicator for playback                 |                                        |
| 45 | LED1      | 0                                | LED indicator for recording                |                                        |
| 46 | GND       | Р                                | Ground                                     |                                        |
| 47 | REGO      | Р                                | Regulator output                           |                                        |
| 48 | VDD5      | Р                                | 5V supply voltage                          |                                        |
| 49 | N.C.      |                                  | Not connected                              |                                        |
| 50 | N.C.      |                                  | Not connected                              |                                        |
| 51 | N.C.      |                                  | Not connected                              |                                        |
| 52 | USBDP     | I/O                              | USB data D+                                | With internal 1.5kohm pull-up resistor |
| 53 | USBDM     | I/O                              | USB data D-                                |                                        |
| 54 | MCLKO     | 0                                | AD8XXX series Master clock(256xFs)         |                                        |
| 55 | SDATAO    | 0                                | AD8XXX series Serial audio output          |                                        |
| 56 | LRCINO    | 0                                | AD8XXX series L/R clock output             |                                        |
| 57 | BCLKO     | 0                                | AD8XXX series BCLK output                  |                                        |
|    |           |                                  | Power-down output indicator pin            |                                        |
|    |           |                                  | $\overline{\text{USB}}/\text{LineIn} = 0;$ |                                        |
|    |           |                                  | PDO = Low during USB device                |                                        |
|    |           |                                  | unconfiguration                            |                                        |
| 58 | PDON      | 0                                | $\overline{PDO}$ = High during USB device  |                                        |
|    |           |                                  | configuration                              |                                        |
|    |           |                                  | $\overline{\text{USB}}/\text{LineIn} = 1;$ |                                        |
|    |           |                                  | PDO = Low during D+/D- at reset state      |                                        |
|    |           |                                  | (USBDP=0, USBDM=0)                         |                                        |

Elite Semiconductor Memory Technology Inc.



|    |              |                                     | PDO = High during D+/D- at non-reset |                                                |
|----|--------------|-------------------------------------|--------------------------------------|------------------------------------------------|
|    |              |                                     | state                                |                                                |
|    | 1/0          | ADC I2S Master clock (256xFs) input |                                      |                                                |
| 59 | MCERI        | 1/0                                 | port                                 |                                                |
| 60 | SDATAI       | Ι                                   | Serial audio data input              | 3.3V tolerant Schmitt trigger TTL input buffer |
| 61 | BCLKI        | I/O                                 | ADC I2S BCLK inout port              |                                                |
| 62 | LRCINI       | I/O                                 | ADC I2S L/R clock inout port         |                                                |
|    |              |                                     | Output source select pin;            |                                                |
| 63 | USBN/Line-in | I                                   | 0: USB mode                          | 3.3V tolerant Schmitt trigger TTL input buffer |
|    |              |                                     | 1: Line-in mode                      |                                                |
| 64 | N.C.         |                                     | Not connected                        |                                                |